Tiny Tapeout
Home
Tiny Tapeout Chips
Tiny Tapeout 1
Tiny Tapeout 2
Tiny Tapeout 3
Tiny Tapeout 4
Tiny Tapeout 5
Digital Design Guide
Getting started with our digital design tool
Holidays
Logic Gates
Logic Puzzle - Flip Flop
Logic Puzzle - Edge Detect
Logic Puzzle - Full Adder
Logic Puzzle - Padlock
Customisable Design - Padlock
Customisable Design - UART
Customisable Design - 7-Seg
Simple automated testing using truth tables
Generating Wokwi designs from truth tables
How do semiconductors work?
Introduction to SiliWiz
Draw a Resistor
Parasitics
Voltage Divider
Draw a capacitor
Draw an N MOSFET
Making a logic inverter
Draw a P type MOSFET
Draw a CMOS inverter
Making ASICs
Working with HDLs
Important!
FPGA to ASIC
HDL resources
HDL templates
Testing your design
Teaching resources
Tech specs
Clock
GPIO pins
Analog pins
Memory
Pinouts
PCB (TT04+)
PCB (TT02-03)
FAQ
Branding
Contact
Press
Terms
Credits
English
Tiny Tapeout
>
Tiny Tapeout Chips
>
Tiny Tapeout 3
> 237 Clock divider ASIC
237 : 0b 011 101 101 : Clock divider ASIC
237 Clock divider ASIC
237 : 0b 011 101 101 : Clock divider ASIC
Select Project
1
2
3
4
5
6
7
8
9
ON
SW2
Author: Sad Electronics
Description: Uses a series of flip flops to divide the clock
GitHub repository
Wokwi
project
Extra docs
Clock: 0 Hz
External hardware:
How it works
todo
How to test
todo
IO
#
Input
Output
0
clock
segment a
1
reset
segment b
2
none
segment c
3
none
segment d
4
none
segment e
5
none
segment f
6
none
segment g
7
none
none